New optically reconfigurable gate array VLSI to enable a negative logic implementation

Bibliographic Information

Other Title
  • 負論理実装を可能とする新型光再構成型ゲートアレイVLSI

Search this article

Abstract

今我々は,高速再構成と大規模な回路情報の記憶が可能な動的再構成デバイスである光再構成型ゲートアレイの開発を進めている.本稿では明点ビット数の最小化により再構成の高速化が可能な新しい VLSI チップと,その効果について報告するUp to now, as one of multi-context devices, an optically reconfigurable gate array (ORGA) has been developed to achieve high-speed reconfiguration and to provide numerous reconfiguration contexts. For an acceleration method by reducing the number of bright bits, we have developed a new ORGA VLSI-chip. This paper presents reconfiguration acceleration results on the new ORGA-VLSI chip.

Journal

Details 詳細情報について

  • CRID
    1570291227114068096
  • NII Article ID
    110008791173
  • NII Book ID
    AA12149313
  • Text Lang
    ja
  • Data Source
    • CiNii Articles

Report a problem

Back to top