A VHDL primer
著者
書誌事項
A VHDL primer
Prentice Hall, c1999
3rd ed
大学図書館所蔵 全6件
  青森
  岩手
  宮城
  秋田
  山形
  福島
  茨城
  栃木
  群馬
  埼玉
  千葉
  東京
  神奈川
  新潟
  富山
  石川
  福井
  山梨
  長野
  岐阜
  静岡
  愛知
  三重
  滋賀
  京都
  大阪
  兵庫
  奈良
  和歌山
  鳥取
  島根
  岡山
  広島
  山口
  徳島
  香川
  愛媛
  高知
  福岡
  佐賀
  長崎
  熊本
  大分
  宮崎
  鹿児島
  沖縄
  韓国
  中国
  タイ
  イギリス
  ドイツ
  スイス
  フランス
  ベルギー
  オランダ
  スウェーデン
  ノルウェー
  アメリカ
注記
Previous ed.: 1995
内容説明・目次
内容説明
The power of VHDL-without the complexity!
Want to leverage VHDL's remarkable power without bogging down in its notorious complexity? Get A VHDL Primer, Third Edition. This up-to-the-minute introduction to VHDL focuses on the features you need to get results-with extensive practical examples so you can start writing VHDL models immediately.
Written by Jayaram Bhasker, one of the world's leading VHDL course developers, this best-selling guide has been completely updated to reflect the popular IEEE STD_LOGIC_1164 package. With Bhasker's help, you'll master all these key VHDL techniques:
Behavioral, dataflow and structural modeling.
Generics and configurations.
Subprograms and overloading.
Packages and libraries.
Model simulation.
Advanced features: Entity statements, generate statements, aliases, guarded signals, attributes, aggregate targets, and more.
The book's extensive hardware modeling coverage includes modeling of regular structures, delays, conditional operations, state machines, Moore and Mealy FSMs, clock dividers and much more. You'll find new coverage of text I/O and test benches, as well as complete listings of the IEEE TD_LOGIC_1164 package. J. Bhasker has helped tens of thousands of professionals master VHDL. With A VHDL Primer, Third Edition, it's your turn to succeed.
目次
1. Introduction.
What Is VHDL? History. Capabilities. Hardware Abstraction.
2. A Tutorial.
Basic Terminology. Entity Declaration. Architecture Body. Configuration Declaration. Package Declaration. Package Body. Model Analysis. Simulation.
3. Basic Language Elements.
Identifiers. Data Objects. Data Types. Operators.
4. Behavioral Modeling.
Entity Declaration. Architecture Body. Process Statement. Variable Assignment Statement. Signal Assignment Statement. Wait Statement. If Statement. Case Statement. Null Statement. Loop Statement. Exit Statement. Next Statement. Assertion Statement. Report Statement. More on Signal Assignment Statement. Other Sequential Statements. Multiple Processes. Postponed Processes.
5. Dataflow Modeling.
Concurrent Signal Assignment Statement. Concurrent versus Sequential Signal Assignment. Delta Delay Revisited. Multiple Drivers. Conditional Signal Assignment Statement. Selected Signal Assignment Statement. The UNAFFECTED Value. Block Statement. Concurrent Assertion Statement. Value of a Signal.
6. Structural Modeling.
An Example. Component Declaration. Component Instantiation. Other Examples. Resolving Signal Values.
7. Generics and Configurations.
Generics. Why Configurations? Configuration Specification. Configuration Declaration. Default Rules. Conversion Functions. Direct Instantiation. Incremental Binding.
8. Subprograms and Overloading.
Subprograms. Subprogram Overloading. Operator Overloading. Signatures. Default Values for Parameters.
9. Packages and Libraries.
Package Declaration. Package Body. Design File. Design Libraries. Order of Analysis. Implicit Visibility. Explicit Visibility.
10. Advanced Features.
Entity Statements. Generate Statements. Aliases. Qualified Expressions. Type Conversions. Guarded Signals. Attributes. Aggregate Targets. More on Block Statements. Shared Variables. Groups. More on Ports.
11. Model Simulation.
Simulation. Writing a Test Bench. Converting Real and Integer to Time. Dumping Results into a Text File. Reading Vectors from a Text File. A Test Bench Example. Initializing a Memory. Variable File Names.
12. Hardware Modeling Examples.
Modeling Entity Interfaces. Modeling Simple Elements. Different Styles of Modeling. Modeling Regular Structures. Modeling Delays. Modeling Conditional Operations. Modeling Synchronous Logic. State Machine Modeling. Interacting State Machines. Modeling a Moore FSM. Modeling a Mealy FSM. A Generic Priority Encoder. A Simplified Blackjack Program. A Clock Divider. A Generic Binary Multiplier. A Pulse Counter. A Barrel Shifter. Hierarchy in Design.
Appendix A: Predefined Environment.
Reserved Words. Package STANDARD. Package TEXTIO.
Appendix B: Syntax Reference.
Conventions. The Syntax.
Appendix C: A Package Example.
The Package ATT_MVL.
Appendix D: Summary of Changes.
VHDL-93 Features. Portability from VHDL-87.
Appendix E: The STD_LOGIC_1164 Package.
Package STD_LOGIC_1164.
Appendix F: An Utility Package.
Package UTILS_PKG.
Bibliography.
Index.
「Nielsen BookData」 より