Gate stack and silicide issues in silicon processing : symposium held April 25-27, 2000, San Francisco, California, U.S.A.

著者

    • Clevenger, L. A.

書誌事項

Gate stack and silicide issues in silicon processing : symposium held April 25-27, 2000, San Francisco, California, U.S.A.

editors, L.A. Clevenger ... [et al.]

(Materials Research Society symposium proceedings, v. 611)

Materials Research Society, c2001

大学図書館所蔵 件 / 6

この図書・雑誌をさがす

注記

Includes bibliographical references and indexes

内容説明・目次

内容説明

As the feature size of microelectronic devices approaches the deep submicron regime, the process development and integration issues related to gate stack and silicide processing are key challenges. Gate leakage is rising due to direct tunneling. Power and reliability concerns are expected to limit the ultimate scaling of SiO2-based insulators to about 1.5nm. Gate insulators must not deleteriously affect the interface quality, thermal stability, charge trapping, or process integration. Metal gate materials and damascene gates are being investigated, in conjunction with the application of a high-permittivity gate insulator, to provide sufficient device performance at ULSI dimensions. The silicidation process is also coming under pressure. Narrow device widths and decreasing junction depths are making the formation of low-leakage, low-resistance silicide straps extremely difficult. Producing shallower junctions via ion implantation is inhibited by transient enhanced diffusion and low beam currents at low implantation energies. Gate stack and contact film effects, such as point defect injection, extended defect formation, and stress on ultrashallow junction formation must be considered.

「Nielsen BookData」 より

関連文献: 1件中  1-1を表示

詳細情報

  • NII書誌ID(NCID)
    BA52289393
  • ISBN
    • 1558995196
  • 出版国コード
    us
  • タイトル言語コード
    eng
  • 本文言語コード
    eng
  • 出版地
    Warrendale, PA
  • ページ数/冊数
    1 v. (various pagings)
  • 大きさ
    24 cm
  • 親書誌ID
ページトップへ