Electronic chips & systems design languages
著者
書誌事項
Electronic chips & systems design languages
(The ChDL series)
Kluwer Academic Publishers, c2001
大学図書館所蔵 全8件
  青森
  岩手
  宮城
  秋田
  山形
  福島
  茨城
  栃木
  群馬
  埼玉
  千葉
  東京
  神奈川
  新潟
  富山
  石川
  福井
  山梨
  長野
  岐阜
  静岡
  愛知
  三重
  滋賀
  京都
  大阪
  兵庫
  奈良
  和歌山
  鳥取
  島根
  岡山
  広島
  山口
  徳島
  香川
  愛媛
  高知
  福岡
  佐賀
  長崎
  熊本
  大分
  宮崎
  鹿児島
  沖縄
  韓国
  中国
  タイ
  イギリス
  ドイツ
  スイス
  フランス
  ベルギー
  オランダ
  スウェーデン
  ノルウェー
  アメリカ
内容説明・目次
内容説明
Electronic Chips & Systems Design Languagesoutlines and describes the latest advances in design languages. The challenge of System on a Chip (SOC) design requires designers to work in a multi-lingual environment which is becoming increasingly difficult to master. It is therefore crucial for them to learn, almost in real time, from the experiences of their colleagues in the use of design languages and how these languages have become more advanced to cope with system design.
System designers, as well as students willing to become system designers, often do not have the time to attend all scientific events where they could learn the necessary information. This book will bring them a selected digest of the best contributions and industry strength case studies. All the levels of abstraction that are relevant, from the informal user requirements down to the implementation specifications, are addressed by different contributors. The author, together with colleague authors who provide valuable additional experience, presents examples of actual industrial world applications. Furthermore the academic concepts presented in this book provide excellent theories to student readers and the concepts described are up to date and in so doing provide most suitable root information for Ph.D. postgraduates.
目次
- Contributors. Preface. VHDL Extensions. I: VHDL-AMS - Introduction
- A. Vachoux. 1. Library Development Using the VHDL-AMS Language
- E. Christen, K. Bakalar. 2. Behavioral Modeling of Complex Heterogeneous Microsystems
- P. Schwarz, J. Haase. 3. VHDL-AMS, a Unified Language to Describe Multi-Domain, Mixed-Signals Designs. Mechatronic Applications
- V. Aubert, S. Garcia-Sabiro. 4. Efficient Modeling of Analog and Mixed A/D Systems via Piece-Wise Linear Technique
- J. Dabrowski, A. Pulka. II: OO-VHDL. 5. SUAVE: Object-Oriented and Genericity Extensions to VHDL for High-Level Modeling
- P. Ashenden, et al. 6. Digital Circuit Design with Objective VHDL
- M. Radetzki, W. Nebel. System Level Design. I: HW/SW Co-design. 7. UF: Architecture and Semantics for System-Level Multiformalism Descriptions
- L.S. Fernandez, et al. 8. Automatic Interface Generation among VHDL Processes in HW/SW Co-Design
- E. Barros, C. de Araujo. 9. System-Level Specification and Architecture Exploration: An Avionics Codesign Application
- F. Cloute, et al. 10. Using SDL to Model Reactive Embedded System in a Co-design Environment
- R. Kumar. 11. A Synchronous Object-Oriented Design Flow for Embedded Applications
- P.G. Ploeger, et al. II: Co-simulation. 12. Heterogeneous System-Level Cosimulation with SDL and Matlab
- P. Bjureus, A. Jantsch. 13. VHDL-Based HW/SW Cosimulation of Microsystems
- V. Moser, et al. 14. Modeling Interrupts for HW/SW Co-Simulation Based on VHDL/C Coupling
- M.Bauer, et al. III: SLD methodology. 15. A Comparison of Six Languages for System Level Description of Telecom Applications
- A. Jantsch, et al. 16. High Level Modelling in SDL and VHDL+
- F. Cook, et al. 17. ECL: A Specification Environment for System-Level Design
- E. Sentovich, et al. 18. The MCSE Approach for System-Level Design
- J.P. Calvez, et al. Synthesis. 19. Automatic VHDL Restructuring for RTL Synthesis Optimization and Testability Improvement
- D. Sciuto, et al. 20. VHDL Dynamic Loop Synthesis
- M.F. Albenge, D. Houzet. 21. Hierarchical Module Expansion in a VHDL Behavioural Synthesis System
- A.D. Brown, et al. Formal Verification. I: Formal Verification. 22. Port-Stitching: An Interface-Oriented Hardware Specification and VHDL Model Generation
- A.F. Nicolae, E. Cerny. 23. Formal Verification of VHDL using VHDL-Like ACL2 Models
- D. Borrione, P. Georgelin. 24. Specification of Embedded Monitors for Property Checking
- M. Bombana, et al. 25. Formal Specification and Verification of Transfer-Protocols for System-Design in VHDL
- O. Droegehorn, et al.
「Nielsen BookData」 より