Layout optimization in VLSI design

書誌事項

Layout optimization in VLSI design

edited by Bing Lu, Ding-Zhu Du and Sachin S. Sapatnekar

(Network theory and applications, v. 8)

Kluwer Academic, c2001

大学図書館所蔵 件 / 12

この図書・雑誌をさがす

注記

Includes bibliographical references

内容説明・目次

内容説明

Introduction The exponential scaling of feature sizes in semiconductor technologies has side-effects on layout optimization, related to effects such as inter connect delay, noise and crosstalk, signal integrity, parasitics effects, and power dissipation, that invalidate the assumptions that form the basis of previous design methodologies and tools. This book is intended to sample the most important, contemporary, and advanced layout opti mization problems emerging with the advent of very deep submicron technologies in semiconductor processing. We hope that it will stimulate more people to perform research that leads to advances in the design and development of more efficient, effective, and elegant algorithms and design tools. Organization of the Book The book is organized as follows. A multi-stage simulated annealing algorithm that integrates floorplanning and interconnect planning is pre sented in Chapter 1. To reduce the run time, different interconnect plan ning approaches are applied in different ranges of temperatures. Chapter 2 introduces a new design methodology - the interconnect-centric design methodology and its centerpiece, interconnect planning, which consists of physical hierarchy generation, floorplanning with interconnect planning, and interconnect architecture planning. Chapter 3 investigates a net-cut minimization based placement tool, Dragon, which integrates the state of the art partitioning and placement techniques.

目次

  • Preface. 1. Integrated Floorplanning and Interconnect Planning
  • H.-M. Chen, et al. 2. Interconnect Planning
  • J. Cong. 3. Modern Standard-cell Placement Techniques
  • X. Yang, et al. 4. Non-Hanan Optimization for Global VLSI Interconnect
  • J. Hu, S.S. Sapatnekar. 5. Techniques for Timing-Driven Routing
  • J. Lillis. 6. Interconnect Modeling and Design with Consideration of Inductance
  • L. He. 7. Modeling and Characterization of IC Interconnects and Packagings for the Signal Integrity Verification on High-Performance VLSI Circuits
  • Y. Eo. 8. Tradeoffs in Digital Binary Adder Design: the Effects of Floorplanning, Number of Levels of Metals, and Supply Voltage on Performance and Area
  • V. Kantabutra, et al.

「Nielsen BookData」 より

関連文献: 1件中  1-1を表示

詳細情報

  • NII書誌ID(NCID)
    BA54951826
  • ISBN
    • 1402000898
  • 出版国コード
    ne
  • タイトル言語コード
    eng
  • 本文言語コード
    eng
  • 出版地
    Dordrecht
  • ページ数/冊数
    viii, 288 p.
  • 大きさ
    25 cm
  • 親書誌ID
ページトップへ