In-memory computing : synthesis and optimization

Author(s)

Bibliographic Information

In-memory computing : synthesis and optimization

Saeideh Shirinzadeh, Rolf Drechsler

Springer, c2020

  • [: pbk.]

Available at  / 1 libraries

Search this Book/Journal

Note

Includes bibliographical references and index

Description and Table of Contents

Description

This book describes a comprehensive approach for synthesis and optimization of logic-in-memory computing hardware and architectures using memristive devices, which creates a firm foundation for practical applications. Readers will get familiar with a new generation of computer architectures that potentially can perform faster, as the necessity for communication between the processor and memory is surpassed. The discussion includes various synthesis methodologies and optimization algorithms targeting implementation cost metrics including latency and area overhead as well as the reliability issue caused by short memory lifetime. Presents a comprehensive synthesis flow for the emerging field of logic-in-memory computing; Describes automated compilation of programmable logic-in-memory computer architectures; Includes several effective optimization algorithm also applicable to classical logic synthesis; Investigates unbalanced write traffic in logic-in-memory architectures and describes wear leveling approaches to alleviate it.

Table of Contents

Chapter 1: Introduction.- Chapter 2: Background.- Chapter 3: BDD Optimization and Approximation: A Multi-Criteria Approach.- Chapter 4: Synthesis for Logic-in-Memory Computing using RRAM.- Chapter 5: Compilation and Wear Le0veling for Programmable Logic-in-Memory (PLiM) Architecture.- Chapter 6: Conclusions.

by "Nielsen BookData"

Details

  • NCID
    BC04056854
  • ISBN
    • 9783030180287
  • Country Code
    sz
  • Title Language Code
    eng
  • Text Language Code
    eng
  • Place of Publication
    Cham
  • Pages/Volumes
    xi, 115 p.
  • Size
    24 cm
Page Top