Logic testing and design for testability

書誌事項

Logic testing and design for testability

Hideo Fujiwara

(MIT Press series in computer systems)

MIT Press, c1985

大学図書館所蔵 件 / 29

この図書・雑誌をさがす

注記

Bibliography: p. [272]-278

Includes index

内容説明・目次

内容説明

Design for testability techniques offer one approach toward alleviating this situation by adding enough extra circuitry to a circuit or chip to reduce the complexity of testing. Today's computers must perform with increasing reliability, which in turn depends on the problem of determining whether a circuit has been manufactured properly or behaves correctly. However, the greater circuit density of VLSI circuits and systems has made testing more difficult and costly. This book notes that one solution is to develop faster and more efficient algorithms to generate test patterns or use design techniques to enhance testability - that is, "design for testability." Design for testability techniques offer one approach toward alleviating this situation by adding enough extra circuitry to a circuit or chip to reduce the complexity of testing. Because the cost of hardware is decreasing as the cost of testing rises, there is now a growing interest in these techniques for VLSI circuits.The first half of the book focuses on the problem of testing: test generation, fault simulation, and complexity of testing. The second half takes up the problem of design for testability: design techniques to minimize test application and/or test generation cost, scan design for sequential logic circuits, compact testing, built-in testing, and various design techniques for testable systems. Logic Testing and Design for Testability is included in the Computer Systems Series, edited by Herb Schwetman.

「Nielsen BookData」 より

関連文献: 1件中  1-1を表示

詳細情報

ページトップへ