High-level power analysis and optimization

書誌事項

High-level power analysis and optimization

by Anand Raghunathan, Niraj K. Jha, Sujit Dey

Kluwer Academic, c1998

大学図書館所蔵 件 / 7

この図書・雑誌をさがす

注記

Bibliography: p. 159-172

Includes index

内容説明・目次

内容説明

High-Level Power Analysis and Optimization presents a comprehensive description of power analysis and optimization techniques at the higher (architecture and behavior) levels of the design hierarchy, which are often the levels that yield the most power savings. This book describes power estimation and optimization techniques for use during high-level (behavioral synthesis), as well as for designs expressed at the register-transfer or architecture level. High-Level Power Analysis and Optimization surveys the state-of-the-art research on the following topics: power estimation/macromodeling techniques for architecture-level designs, high-level power management techniques, and high-level synthesis optimizations for low power. High-Level Power Analysis and Optimization will be very useful reading for students, researchers, designers, design methodology developers, and EDA tool developers who are interested in low-power VLSI design or high-level design methodologies.

目次

List of Figures. List of Tables. Preface. 1. Introduction. 2. Background. 3. Architecture-Level Power Estimation. 4. Power Management. 5. High-Level Synthesis for Low Power. 6. Conclusions and Future Work. References. Index.

「Nielsen BookData」 より

詳細情報

ページトップへ