Defect-oriented testing for nano-metric CMOS VLSI circuits

Bibliographic Information

Defect-oriented testing for nano-metric CMOS VLSI circuits

by Manoj Sachdev and José Pineda de Gyvez

(Frontiers in electronic testing, 34)

Springer, c2007

2nd ed.

Available at  / 3 libraries

Search this Book/Journal

Note

Includes bibliographical references and index

Description and Table of Contents

Description

The 2nd edition of defect oriented testing has been extensively updated. New chapters on Functional, Parametric Defect Models and Inductive fault Analysis and Yield Engineering have been added to provide a link between defect sources and yield. The chapter on RAM testing has been updated with focus on parametric and SRAM stability testing. Similarly, newer material has been incorporated in digital fault modeling and analog testing chapters. The strength of Defect Oriented Testing for nano-Metric CMOS VLSIs lies in its industrial relevance.

Table of Contents

Functional and Parametric Defect Models.- Digital CMOS Fault Modeling.- Defects in Logic Circuits and their Test Implications.- Testing Defects and Parametric Variations in RAMs.- Defect-Oriented Analog Testing.- Yield Engineering.- Conclusion.

by "Nielsen BookData"

Related Books: 1-1 of 1

Details

  • NCID
    BA83565054
  • ISBN
    • 9780387465463
  • Country Code
    ne
  • Title Language Code
    eng
  • Text Language Code
    eng
  • Place of Publication
    Dordrecht
  • Pages/Volumes
    xxi, 328 p.
  • Size
    25 cm
  • Classification
  • Parent Bibliography ID
Page Top