Energy efficient hardware-software co-synthesis using reconfigurable hardware
著者
書誌事項
Energy efficient hardware-software co-synthesis using reconfigurable hardware
(Chapman & Hall/CRC computer and information science series / series editor, Sartaj Sahni)
Chapman & Hall/CRC, c2010
大学図書館所蔵 件 / 全4件
-
該当する所蔵館はありません
- すべての絞り込み条件を解除する
注記
Includes bibliographical references and index
内容説明・目次
内容説明
Rapid energy estimation for energy efficient applications using field-programmable gate arrays (FPGAs) remains a challenging research topic. Energy dissipation and efficiency have prevented the widespread use of FPGA devices in embedded systems, where energy efficiency is a key performance metric. Helping overcome these challenges, Energy Efficient Hardware-Software Co-Synthesis Using Reconfigurable Hardware offers solutions for the development of energy efficient applications using FPGAs.
The book integrates various high-level abstractions for describing hardware and software platforms into a single, consistent application development framework, enabling users to construct, simulate, and debug systems. Based on these high-level concepts, it proposes an energy performance modeling technique to capture the energy dissipation behavior of both the reconfigurable hardware platform and the target applications running on it. The authors also present a dynamic programming-based algorithm to optimize the energy performance of an application running on a reconfigurable hardware platform. They then discuss an instruction-level energy estimation technique and a domain-specific modeling technique to provide rapid and fairly accurate energy estimation for hardware-software co-designs using reconfigurable hardware. The text concludes with example designs and illustrative examples that show how the proposed co-synthesis techniques lead to a significant amount of energy reduction.
This book explores the advantages of using reconfigurable hardware for application development and looks ahead to future research directions in the field. It outlines the range of aspects and steps that lead to an energy efficient hardware-software application synthesis using FPGAs.
目次
Introduction. Reconfigurable Hardware. A High-Level Hardware-Software Application Development Framework. Energy Performance Modeling and Energy Efficient Mapping for a Class of Applications. High-Level Rapid Energy Estimation and Design Space Exploration. Hardware-Software Co-Design for Energy Efficient Implementations of Operating Systems. Concluding Remarks and Future Directions. References.
「Nielsen BookData」 より